Limit this search to....

Leakage Optimization Techniques
Contributor(s): Khursheed, Afreen (Author), Khare, Kavita (Author)
ISBN: 620078664X     ISBN-13: 9786200786647
Publisher: LAP Lambert Academic Publishing
OUR PRICE:   $56.33  
Product Type: Paperback
Published: March 2020
Qty:
Additional Information
BISAC Categories:
- Computers | Hardware - General
Physical Information: 0.23" H x 6" W x 9" (0.33 lbs) 96 pages
 
Descriptions, Reviews, Etc.
Publisher Description:
Rise in use of battery operated applications gives leakage power dissipation importance over the area and speed considerations.Many portable devices, has energy constraints for longer battery lifetime. Though the subthreshold shows potential toward satisfying the ultra-low-power requirements of portable systems, it holds design issues at device level and circuit level both for Analog IC design. These issues lead to significant increase in the design complexity of integrated circuits. Very few applications addresses these challenges for subthreshold circuit design in an integrated and comprehensive manner. There are many methods for determining the least leakage input vector. In, This book provides a detailed analysis of concerns related to IC performance. For design time technique, Dual threshold CMOS is used; where, transistors with low threshold voltage (Vth) are used in critical paths and high Vth transistors for non-critical paths. Another approach is to use (MTCMOS) in which high threshold voltage transistors are place This book also presents a qualitative summary of the work reported in the literature by various researchers in the design of digital subthreshold circuit.